esp32_c3/
interrupts.rs
1#![allow(dead_code)]
9
10pub const IRQ_WIFI_MAC: u32 = 0;
11pub const IRQ_WIFI_NMI: u32 = 1;
12pub const IRQ_WIFI_PWR: u32 = 2;
13pub const IRQ_WIFI_BB: u32 = 3;
14pub const IRQ_BT_MAC: u32 = 4;
15pub const IRQ_BT_BB: u32 = 5;
16pub const IRQ_BT_BB_NMI: u32 = 6;
17pub const IRQ_RWBT: u32 = 7;
18pub const IRQ_RWBLE: u32 = 8;
19pub const IRQ_RWBT_NMI: u32 = 9;
20pub const IRQ_RWBLE_NMI: u32 = 10;
21pub const IRQ_I2C: u32 = 11;
22pub const IRQ_SLC0: u32 = 12;
23pub const IRQ_SLC1: u32 = 13;
24pub const IRQ_APB_CTRL: u32 = 14;
25pub const IRQ_UHCI0: u32 = 15;
26pub const IRQ_GPIO: u32 = 16;
27pub const IRQ_GPIO_NMI: u32 = 17;
28pub const IRQ_SPI1: u32 = 18;
29pub const IRQ_SPI2: u32 = 19;
30pub const IRQ_I2S1: u32 = 20;
31pub const IRQ_UART0: u32 = 21;
32pub const IRQ_UART1: u32 = 22;
33pub const IRQ_LEDC: u32 = 23;
34pub const IRQ_EFUSE: u32 = 24;
35pub const IRQ_CAN: u32 = 25;
36pub const IRQ_USB: u32 = 26;
37pub const IRQ_RTC_CORE: u32 = 27;
38pub const IRQ_RMT: u32 = 28;
39pub const IRQ_I2C_EXT0: u32 = 29;
40pub const IRQ_TIMER1: u32 = 30;
41pub const IRQ_TIMER2: u32 = 31;
42pub const IRQ_TG0_T0_LEVEL: u32 = 32;
43pub const IRQ_TG0_WDT_LEVEL: u32 = 33;
44pub const IRQ_TG1_T0_LEVEL: u32 = 34;
45pub const IRQ_TG1_WDT_LEVEL: u32 = 35;
46pub const IRQ_CACHE_IA: u32 = 36;
47pub const IRQ_SYSTIMER_TARGET0_EDGE: u32 = 37;
48pub const IRQ_SYSTIMER_TARGET1_EDGE: u32 = 38;
49pub const IRQ_SYSTIMER_TARGET2_EDGE: u32 = 39;
50pub const IRQ_SPI_MEM_REJECT_CACHE: u32 = 40;
51pub const IRQ_ICACHE_PRELOAD0: u32 = 41;
52pub const IRQ_ICACHE_SYNC0: u32 = 42;
53pub const IRQ_APB_ADC: u32 = 43;
54pub const IRQ_DMA_CH0: u32 = 44;
55pub const IRQ_DMA_CH1: u32 = 45;
56pub const IRQ_DMA_CH2: u32 = 46;
57pub const IRQ_RSA: u32 = 47;
58pub const IRQ_AES: u32 = 48;
59pub const IRQ_SHA: u32 = 49;
60pub const IRQ_ETS_FROM_CPU_INTR0: u32 = 50;
61pub const IRQ_ETS_FROM_CPU_INTR1: u32 = 51;
62pub const IRQ_ETS_FROM_CPU_INTR2: u32 = 52;
63pub const IRQ_ETS_FROM_CPU_INTR3: u32 = 53;
64pub const IRQ_ETS_ASSIST_DEBUG: u32 = 54;
65pub const IRQ_ETS_DMA_APBPERI_PMS: u32 = 55;
66pub const IRQ_ETS_CORE0_IRAM0_PMS: u32 = 56;
67pub const IRQ_ETS_CORE0_DRAM0_PMS: u32 = 57;
68pub const IRQ_ETS_CORE0_PIF_PMS: u32 = 58;
69pub const IRQ_ETS_CORE0_PIF_PMS_SIZE: u32 = 59;
70pub const IRQ_ETS_BAK_PMS_VIOLATE: u32 = 60;
71pub const IRQ_ETS_CACHE_CORE0_ACS: u32 = 61;